

# AN86439 - PSoC® 4 - Using GPIO Pins

### **About this document**

#### **Scope and purpose**

AN86439 explains how to effectively use PSoC® 4 GPIO pins, with various use case examples to demonstrate their features. Major topics in this application note include GPIO basics, configuration options, mixed-signal use, interrupts, and low-power behavior.

#### More code examples? We heard you.

To access an ever-growing list of hundreds of PSoC code examples, please visit our **code examples web page**. You can also explore the video training library **here**.

### **Table of contents**

| Abou  | t this document                                              | 1  |
|-------|--------------------------------------------------------------|----|
| Table | e of contents                                                | 1  |
| 1     | Introduction                                                 | 3  |
| 2     | PSoC Resources                                               | 4  |
| 2.1   | PSoC Creator                                                 | 4  |
| 2.1.1 | PSoC Creator Code Examples                                   | 5  |
| 2.1.2 | PSoC Creator Help                                            | 6  |
| 2.2   | ModusToolbox                                                 | 7  |
| 2.2.1 | ModusToolbox Code Examples                                   | 7  |
| 2.3   | Technical Support                                            | 9  |
| 3     | GPIO Pin Basics                                              | 10 |
| 3.1   | Physical Structure of GPIO Pins                              | 10 |
| 3.2   | Pin Routing                                                  | 12 |
| 3.2.1 | Digital Routing                                              | 12 |
| 3.2.2 | Analog Routing                                               | 14 |
| 3.3   | Startup and Low-Power Behavior                               | 23 |
| 3.4   | GPIO Interrupt                                               | 24 |
| 3.4.1 | Limitations in GPIO Interrupt                                | 26 |
| 4     | Overvoltage-Tolerant (OVT) Pins                              | 27 |
| 5     | GPIO Pins in PSoC Creator                                    | 28 |
| 5.1   | Pins Component Symbols                                       | 28 |
| 5.2   | Pins Component Customizer                                    | 28 |
| 5.3   | Pins Component Interrupts                                    | 31 |
| 5.4   | Manual Pin Assignments                                       | 34 |
| 5.5   | PSoC Creator APIs                                            | 35 |
| 5.6   | Debug Logic on GPIO Pins                                     |    |
| 5.7   | Add Multiple GPIO Pins as a Logical Port                     | 36 |
| 5.8   | Represent Off-Chip Components                                | 38 |
| 6     | GPIO Pins in ModusToolbox                                    | 41 |
| 6.1   | Configuring GPIO Pins Using ModusToolbox Device Configurator | 41 |
| 6.1.1 | Using the Device Configurator                                | 41 |
|       |                                                              |    |

# AN86439 - PSoC® 4 - Using GPIO Pins



### **Table of contents**

| 6.1.2  | Device Configurator Code Preview                          | 44 |
|--------|-----------------------------------------------------------|----|
| 6.2    | GPIO Using the Peripheral Driver Library (PDL)            | 44 |
| 6.2.1  | GPIO Pin Initialization-Full                              | 45 |
| 6.2.2  | GPIO Pin Initialization- Fast                             | 46 |
| 6.2.3  | GPIO Port Initialization                                  | 46 |
| 6.2.4  | Reading from a GPIO Pin                                   | 47 |
| 6.2.5  | Writing to a GPIO Pin                                     | 47 |
| 6.2.6  | GPIO Interrupt                                            | 47 |
| 7      | GPIO Tips and Tricks in PSoC Creator                      | 48 |
| 7.1    | Toggle an LED                                             | 48 |
| 7.2    | Read an Input and Write to an Output                      | 50 |
| 7.3    | Drive an Output from a Digital Logic Gate                 | 50 |
| 7.4    | Using a Bidirectional Pin                                 | 51 |
| 7.5    | Set the GPIO Input/Output Synchronization                 | 53 |
| 7.5.1  | GPIO Input Synchronization                                | 55 |
| 7.5.2  | GPIO Output Synchronization                               | 56 |
| 7.6    | Toggle GPIOs Faster with Data Registers                   |    |
| 7.7    | Configure GPIO Output Enable Logic                        | 61 |
| 7.8    | Pin Interrupt                                             |    |
| 7.9    | Configure GPIO Interrupt Settings with Firmware           |    |
| 7.10   | Using Both Analog and Digital on a GPIO                   |    |
| 7.11   | Gang Pins for More Drive/Sink Current                     |    |
| 7.12   | Control Register Handling in Deep-Sleep                   | 74 |
| 8      | GPIO Tips and Tricks in ModusToolbox                      | 78 |
| 8.1    | Read an Input and Write to an Output                      | 78 |
| 8.2    | Pin Interrupt                                             | 78 |
| 8.3    | More Code Examples                                        | 78 |
| 9      | Related Application Notes                                 | 79 |
| 10     | PSoC 4 GPIO Compared to PSoC 1, PSoC 3, and PSoC 5LP GPIO | 80 |
| 11     | PSoC 4 Development Boards                                 |    |
| <br>12 | About the Authors                                         |    |
|        | sion history                                              |    |



Introduction

### 1 Introduction

PSoC has a flexible general-purpose I/O (GPIO) architecture that provides more features than traditional MCUs. PSoC GPIOs are controlled not only by configuring the registers in firmware, similar to traditional MCUs, but are also driven by custom digital logic and analog block signals. This application note explains the basics of PSoC 4 GPIO pins, and shows techniques for using them effectively for different functions.

This application note assumes that you are familiar with PSoC Creator™ or ModusToolbox and the PSoC 4 architecture. If you are new to PSoC 4, read AN79953 – Getting Started with PSoC 4. If you are new to PSoC Creator, visit the PSoC Creator home page. If you are new to ModusToolbox, visit the ModusToolbox home page. For information on device packages or GPIO specifications, see the PSoC 4 datasheet. If you are already familiar with the device¹ and development environments, you can jump to the GPIO Tips and Tricks in PSoC Creator or ModusToolbox GPIO Tips and Tricks section.

This application note describes how to use the PSoC Peripheral Driver Library (PDL) and ModusToolbox to develop with PSoC 4 devices. This is currently supported only when using PSoC 4 S-series devices.

Note: References to 'PSoC' or 'device' henceforth refer to PSoC 4, unless specified otherwise.



### 2 PSoC Resources

Cypress provides a wealth of data at www.cypress.com to help you to select the right PSoC device for your design, and to help you to quickly and effectively integrate the device into your design. For a comprehensive list of resources, see KBA86521 - How to Design with PSoC 3, PSoC 4, and PSoC 5LP. The following is an abbreviated list for PSoC 4:

- Overview: MCU Portfolio, PSoC, and MCU Roadmap
- Product Selectors: PSoC 1, PSoC 3, PSoC 4, PSoC 5LP. In addition, PSoC Creator includes a device selection tool.
- Datasheets describe and provide electrical specifications for the PSoC 3, PSoC 4, PSoC 5LP, and PSoC 6 MCU device families.
- CapSense® Design Guide: Learn how to design capacitive touch-sensing applications with the PSoC 4 and PSoC 6 MCU families of devices.
- Application Notes: Cover a broad range of topics, from basic to advanced level.
- Code Examples: For PSoC 3, PSoC 4, and PSoC 5LP; or PSoC 6\_MCU.
- **Technical Reference Manuals (TRM)** provide detailed descriptions of the architecture and registers in each of the PSoC 3, PSoC 4, and PSoC 5LP (add PSoC 6 devices?) device families.
- Development Kits:
  - CY8CKIT-040, CY8CKIT-041, CY8CKIT-042, CY8CKIT-042-BLE, CY8CKIT-044, and CY8CKIT-046 Pioneer
    Kits are easy-to-use and inexpensive development platforms. These kits include connectors for Arduino™
    compatible shields and Digilent® Pmod™ daughter cards.
  - CY8CKIT-043, CY8CKIT-049, CY8CKIT-145, and CY8CKIT-149 are very low-cost prototyping platforms for sampling PSoC 4 devices. CY8CKIT-001 is a common development platform for all PSoC family devices.
- MiniProg3 device provides an interface for flash programming and debug when using PSoC Creator.
- MiniProg4 device provides an interface for flash programming and debugging when using ModusToolbox.

#### 2.1 PSoC Creator

**PSoC Creator** is a free Windows-based Integrated Design Environment (IDE). It enables concurrent hardware and firmware design of systems based on PSoC 3, PSoC 4, and PSoC 5LP. See **Figure 1**– with PSoC Creator, you can:

- 1. Drag and drop Components to build your hardware system design in the main design workspace
- 2. Codesign your application firmware with the PSoC hardware
- 3. Configure Components using configuration tools
- 4. Explore the library of 100+ Components
- 5. Review Component datasheets





Figure 1 PSoC Creator Features

### 2.1.1 PSoC Creator Code Examples

PSoC Creator includes a large number of code example projects. These projects are available from the PSoC Creator Start Page, as **Figure 2** shows. PSoC Creator Code Examples can also be downloaded from **Cypress.com.** 

Example projects can speed up your design process by starting you off with a complete design, instead of a blank page. The example projects also show how you can use PSoC Creator Components for various applications. Code examples and datasheets are included, as **Figure 3** shows.

In the Find Code Example Project dialog shown in **Figure 3**, you have several options:

- Filter for examples based on device family (such as PSoC 3, PSoC 4, or PSoC 5LP); category; or keyword
- Select from the menu of examples offered based on the **Filter Options**
- Review the datasheet for the selection (on the **Documentation** tab)
- Review the code example for the selection. You can copy and paste code from this window to your project, which can help speed up code development, or

Create a new project (and a new workspace, if needed) based on the selection. This can speed up your design process by starting you off with a complete, basic design. You can then adapt that design to your application.





Figure 2 Code Examples in PSoC Creator



Figure 3 Code Example Projects with Sample Code

### 2.1.2 PSoC Creator Help

Visit the **PSoC Creator home page** to download the latest version of PSoC Creator. Then, launch PSoC Creator and navigate to the following items:

### AN86439 - PSoC® 4 - Using GPIO Pins



#### **PSoC Resources**

- Quick Start Guide: Choose Help > Documentation > Quick Start Guide. This guide gives you the basics for developing PSoC Creator projects.
- **System Reference Guide**: Choose **Help** > **System Reference Guides**. This guide lists and describes the system functions provided by PSoC Creator.
- Component datasheets: Right-click a component and select "Open Datasheet." Visit the PSoC 4
   Component Datasheets page for a list of all PSoC 4 Component datasheets.
- **Document Manager**: PSoC Creator provides a document manager to help you to easily find and review document resources. To open the document manager, choose the menu item **Help** > **Document Manager**.

#### 2.2 ModusToolbox

ModusToolbox® is a set of multi-platform development tools and a comprehensive suite of GitHub-hosted firmware libraries. Together, they enable an immersive development experience for customers creating converged MCU and wireless systems.

The firmware libraries comprise easily customizable Board Support Packages (BSP) for Cypress PSoC 6 MCU, PSoC 4, and Bluetooth SoC (20xxx) kits and a comprehensive set of middleware libraries enabling industry-leading features:

- CapSense
- Bluetooth Low Energy and Mesh
- Lowest-power, most reliable Wi-Fi on the market
- Impressive set of thoroughly tested and helpful code example applications.

Visit the **ModusToolbox home page** to download the latest version of ModusToolbox. The following are helpful items for getting started with ModusToolbox:

- Quick Start Guide: This is a short step-by-step guide specifically for using the Eclipse-based IDE to create and build applications for ModusToolbox.
- ModusToolbox User Guide: This guide focuses on the Eclipse IDE, covering more details about the IDE and software features.
- Documentation: Scroll to the documentation section of the Quick Panel located in ModusToolbox.

Note: ModusToolbox is compatible with KitProg3 and MiniProg4 programming devices.

### 2.2.1 ModusToolbox Code Examples

ModusToolbox includes a growing number of code example projects. These Code Example projects are available in the new application wizard in ModusToolbox or **Cypress GitHub**.

Example projects can speed up your design process by starting you off with a complete design instead of a blank page.

In the New Application Wizard, as **Figure 4** shows, you can choose your Board Support Package (BSP). The BSP corresponds to the specific kit that is being used. The code examples can be viewed when a BSP is chosen, as **Figure 5** shows.





Figure 4 New Application Wizard



Figure 5 Code Examples

### AN86439 - PSoC® 4 - Using GPIO Pins



#### **PSoC Resources**

### 2.3 Technical Support

If you have any questions, our technical support team is happy to assist you. You can create a support request on the **Cypress Technical Support** page.

If you are in the United States, you can talk to our technical support team by calling our toll-free number: +1-800-541-4736. Select option 8 at the prompt.

You can also use the following support resources if you need quick assistance.

- Self-help
- Local Sales Office Locations



### 3 GPIO Pin Basics

The PSoC GPIO pins offer the following features:

- Analog and digital input and output capability
- LCD segment drive support (not available in PSoC 4000 and PSoC 4200DS)
- CapSense® support
- Interrupt on level, rising-edge, falling-edge, or both edges
- Slew-rate control
- Input threshold select (CMOS / LVTTL)
- Overvoltage-tolerant pins (available only in PSoC 4 BLE, PSoC 4 M-Series, and PSoC 4 L- Series) with hotswap capability

The GPIO functionality depends on the peripherals available in the PSoC 4 device. For a side-by-side comparison of the features available in different PSoC 4 families, see Table1 in AN79953 – Getting Started with PSoC 4.

### 3.1 Physical Structure of GPIO Pins

Figure 6 shows the pin connections with the resources in the PSoC device.



Figure 6 Simplified GPIO Block Diagram

A detailed block diagram of the GPIO structure is available in the "I/O System" chapter of the **PSoC 4 Architecture TRM**. Each pin can act as an input or an output to the CPU and the digital peripheral such as the Timer, PWM, or I<sup>2</sup>C. It can also act as an analog pin for use with opamps and ADC. At any given time, you can use a pin for only-digital input, only-digital output, only-analog, or even combinations of these three. For example, if you enable both digital output and input, it provides a digital bidirectional pin. The input buffer provides high impedance to the external input. It is configurable to CMOS, LVTTL.

For the input threshold values, see the **device datasheet**.

The digital output driver supports different drive modes and slew-rate control (see Figure 7).





Figure 7 Digital Output Driver

Slew-rate control is provided to reduce EMI and cross-talk. There are two options – Fast and Slow. Slew rate is set to Fast by default. Use the Slow option when the signals are not speed-critical.

The circuit shown in **Figure 7** supports eight drive modes, as listed in **Table 1**.

Table 1 Drive Modes and Applications

| # | Drive Mode                                           | Application Examples                                                                                                                                                                                   |  |  |
|---|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1 | High-impedance Analog                                | Analog input/output                                                                                                                                                                                    |  |  |
| 2 | High-impedance Digital                               | Digital input                                                                                                                                                                                          |  |  |
| 3 | Resistive Pull-Up (~5 kΩ)                            | Interface to open-drain LOW input, such as the tachometer output from motors or a switch connected to ground. It can also be used to drive LEDs.                                                       |  |  |
| 4 | Resistive Pull-Down (~5 kΩ)                          | Interface to an open-drain HIGH input or a switch connected to VDD.  It can be used as an output to interface LEDs in current-sink mode.                                                               |  |  |
| 5 | Open Drain, Drives Low                               | Provides high impedance in the HIGH state and a strong drive in the LOW state; this configuration is used for I <sup>2</sup> C pins. This mode works in conjunction with an external pull-up resistor. |  |  |
| 6 | Open Drain, Drives High                              | Provides strong drive in the HIGH state and high impedance in the LOW state. This mode works in conjunction with an external pull-down resistor.                                                       |  |  |
| 7 | Strong Drive                                         | CMOS output drive in both LOW and HIGH states                                                                                                                                                          |  |  |
| 8 | Resistive Pull-Up and<br>Resistive Pull-Down (~5 kΩ) | Adds a series resistor in both HIGH and LOW states                                                                                                                                                     |  |  |





Figure 8 Drive Modes

Note:

The resistor values for pull-up and pull-down drive modes, shown in **Figure 8**, are approximate values; see the **device datasheet** for resistor value specifications. Use an external resistor if a higher accuracy is required. In this case, the pin must be configured as Open Drain Drive High or Open Drain Drive Low.

Note:

At all times, avoid the device VDD getting powered from an external voltage at the pin through ESD clamp diodes. This can happen if the PSoC 4 device is not powered and an external voltage is applied at the GPIO or when an external voltage at the GPIO is greater than the device VDD. This is, however, not applicable to the **Overvoltage-Tolerant (OVT) Pins** as there are no clamp diodes.

## 3.2 Pin Routing

### 3.2.1 Digital Routing

A pin can be routed to different digital peripherals, such as universal digital block (UDB), serial communication block (SCB), timer/counter/pulse-width modulator (TCPWM) block, LCD driver, CAN block, and interrupt controller; as well as the data register which is read/written by the CPU. **Figure 9** shows the routing for an input pin and **Figure 10** shows the routing for an output pin. As shown in these figures, peripherals are connected to



the pins using the high-speed I/O matrix (HSIOM). It multiplexes the signals from different peripherals to connect to a particular pin.

In PSoC, there are two routing possibilities: dedicated I/O routed through the HSIOM, and flexible routing using digital system interconnect (DSI). DSI usage is not limited to routing the peripheral inputs and outputs to pins; it is also used to route signals between digital resources. The Port Adapter connects the HSIOM and the DSI. It also provides hardware to synchronize pin input and output signals.



Figure 9 Digital Pin Input Path

SCB (I<sup>2</sup>C, UART, and SPI) and TCPWM have dedicated routes to some I/Os. The flexible routing option is available for UDB inputs and outputs, generating interrupts from the pins, and even for TCPWM. The LCD driver is present in all I/Os of the PSoC parts (except PSoC 4000 and PSoC 4200DS), with any I/O acting as a segment or a common driver for the LCD.

The GPIO Edge Detect block enables pin interrupts on rising-edge, falling-edge, and both edges. See the **GPIO Interrupt** section for details.





Figure 10 Digital Pin Output Path

Note:

PSoC 4 has multiple ports with a maximum of 8 pins per port. For PSoC 4200L devices, Port 7 to Port 10 pins do not have the port adapter; for other devices, Port 4 and higher ports do not have the port adapter. These ports have the following restrictions:

- Cannot be routed through the DSI; thus UDB-based digital signals cannot be routed to the pins of these
  ports
- Cannot be used for analog blocks such as SAR ADC, Opamp Continuous Time Block mini (CTBm), Low-Power Comparator (applicable only to PSoC 4100, PSoC 4100PS, and PSoC 4200) and Continuous Time Block (applicable only to PSoC 4100PS)
- No input/output synchronization

However, these ports are useful in the following ways:

- As a GPIO controlled in firmware
- Direct connection to TCPWM, SCB, or CAN
- LCD and CapSense pins
- Interrupt generation

Note:

Pins of the PSoC device are shared for dedicated connections to different peripherals. To know the functions possible at each pin, see the "Pinouts" section in the respective **device datasheets**.

### 3.2.2 Analog Routing

GPIO pins configured in the High-Impedance Analog (HI-Z) mode are connected to the analog resources by direct connections or through the analog switches and the analog mux (AMUX) bus, as **Figure 11** to **Figure 16** show.

The following are the key highlights of the analog routing in the PSoC 4000 parts shown in Figure 11:

### AN86439 - PSoC® 4 - Using GPIO Pins



#### **GPIO Pin Basics**

- All pins (except port 3) can connect to the AMUX buses, controlled by firmware. There are two buses: AMUXBUS\_A and AMUXBUS\_B.
- CapSense IDAC0 is connected to AMUXBUS\_A, and IDAC1 is connected to AMUXBUS\_B.
- CapSense CMOD is connected to P0[4], and the shield tank capacitor is connected to P0[2].
- Any pin can be used for the capacitive touch sensors (except Port 3) as the CapSense block connects to the sensors using the AMUX bus.

Note: Place the CMOD capacitor close to the pin. See **AN85951 - PSoC 4 CapSense Design Guide** for layout guidelines.

The following are the key highlights of analog routing in other PSoC 4 parts — see **Figure 13** to **Figure 17**.

- There are two AMUX buses. All pins have the capability to connect to AMUXBUS\_A and AMUXBUS\_B. AMUX bus connection can be controlled by firmware or by using the DSI signal. Note that in the case of Port 4 and higher port pins where the DSI connection is not available, AMUX can be connected only in firmware.
- Direct connections are available for opamp inputs and outputs, which provide better performance due to lower trace resistance and parasitic capacitance. Direct connections are also available for low-power comparator (LPCOMP) inputs without switches.
- There are dedicated pins for CapSense CMOD and the shield tank capacitor. See **Figure 13** through **Figure 17** to know about the pins.
- CapSense IDAC0 is connected to AMUXBUS\_A; IDAC1 is connected to AMUXBUS\_B.
- Any pin can be used for the capacitive touch sensors as the CapSense block connects to the sensors using the AMUX bus.
- AMUXBUS\_A and AMUXBUS\_B can be split using switches (marked in blue) as shown in Figure 14 through
  Figure 17. This is useful if the AMUX buses are required for non-CapSense applications such as
  opamp/comparator input and output routing along with CapSense in the system.
- The SAR sequencer connects the SAR ADC input to:
  - Port 2 in PSoC 4100, PSoC 4100S, PSoC 4100S Plus, PSoC 4200, PSoC 4100M, PSoC 4200M, and PSoC 4200L
  - Port 3 in PSoC 41xx-BL, PSoC 42xx-BL, and PSoC 41xxPS
  - CTBm, CTB outputs
  - Temperature sensor output

Multiplexing is done by controlling the switches shown in red in figures **11** through **15**. Note that the SAR ADC can also take the input from any pin using AMUXBUS without the sequencer.

Note:

The opamp output is connected to a dedicated pin without any switches. If the connection to AMUX bus is required, the AMUX switch associated with the dedicated pin is activated. This also allows other pins to act as opamp output pins if the corresponding AMUX switches are activated.

Note:

When the SAR ADC is operated with differential inputs in the sequencer mode, the positive input can only be an even-numbered pin with the negative input as the adjacent odd-numbered pin. For example, in PSoC 4200, P2[0] and P2[1] are pair pins with P2[0] as positive input and P2[1] as negative input. This is shown using rings in analog routing diagrams.





Figure 11 PSoC 4000 Analog Routing Diagram



Figure 12 PSoC 4000S Analog Routing Diagram





Figure 13 PSoC 4200/PSoC 4100 Analog Routing Diagram





Figure 14 PSoC 4100S/4100S Plus Analog Routing Diagram





Figure 15 PSoC 41xx-BL/PSoC 42xx-BL Analog Routing Diagram





Figure 16 PSoC 4100M/PSoC 4200M Analog Routing Diagram





Figure 17 PSoC 4200L Analog Routing Diagram





Figure 18 PSoC 4100PS Analog Routing Diagram

Note: The PSoC Creator IDE tool provides an analog routing diagram for a design similar to those illustrated in Figure 11 through Figure 18. See the Analog tab in the .cydwr file of the project in PSoC Creator.

**(infineon** 

#### **GPIO Pin Basics**

### 3.3 Startup and Low-Power Behavior

On reset/power-up, all GPIO pins start up in the high-impedance analog mode, that is, with the input buffer and output driver disabled. These GPIO pins remain in this mode until the reset is released; then the initial operating configuration of the associated registers of each GPIO pin is loaded during boot and takes effect at that time. During run time, GPIOs can be configured by writing to the associated registers.

**Note:** In the PSoC 4000 parts, pin P1[6] is temporarily configured as XRES during power-up until the device executes the start-up code. Do not pull this pin down during power-up as this keeps the device in reset. Note that the reset provision via P1[6] is only for production test purpose and not intended for user applications.

See KBA91258 - I/O System Restrictions in the PSoC 4000 Family for more information.

PSoC has up to four power modes as follows:

Table 2 Low Power Modes in PSoC 4 Families

| Device                  | Sleep | Deep Sleep | Hibernate | Stop |
|-------------------------|-------|------------|-----------|------|
| PSoC 4000               | ✓     | ✓          | ×         | ×    |
| PSoC 4000S              | ✓     | ✓          | ×         | ×    |
| PSoC 4100/4200          | ✓     | ✓          | ✓         | ✓    |
| PSoC 4100S              | ✓     | ✓          | *         | ×    |
| PSoC 4100S Plus         | ✓     | ✓          | *         | ×    |
| PSoC 4100S Max          | ✓     | ✓          | ×         | ×    |
| PSoC 4100S Plus 256KB   | ✓     | ✓          | *         | ×    |
| PSoC 4200DS             | ✓     | ✓          | *         | ×    |
| PSoC 4500S              | ✓     | ✓          | *         | ×    |
| PSoC 4700S              | ✓     | ✓          | ×         | ×    |
| PSoC Analog Coprocessor | ✓     | ✓          | ×         | ×    |
| PSoC 4 BLE              | ✓     | ✓          | ✓         | ✓    |
| PSoC 4 M                | ✓     | ✓          | ✓         | ✓    |
| PSoC 4 L                | ✓     | ✓          | ✓         | ✓    |
| PSoC 4100PS             | ✓     | ✓          | ×         | ×    |

In the Sleep mode, the GPIOs are active and can be actively driven by the peripherals; only the CPU is inactive in this mode. In the Deep-Sleep mode, the pins driven by the Deep-Sleep peripherals such as I<sup>2</sup>C, LCD driver, opamp, and comparator are functional. The I<sup>2</sup>C pins can wake the device up on an address match event. The segment LCD, connected to the device pins, is periodically refreshed even in the Deep-Sleep mode.

The PSoC 4 parts (except PSoC 4000) have an additional feature that freezes the GPIOs in Deep-Sleep, Hibernate, and Stop modes. Unfreezing of GPIOs also happens automatically when the low-power mode is exited. However, note that the GPIOs driven by Deep-Sleep peripherals are active in Deep-Sleep mode and are not frozen.

In the case of Hibernate and Stop modes, wakeup happens with a device reset. This clears the GPIO configuration and the pin state. To retain the pin state, use the CySysPmFreezeIo() and CySysPmUnfreezeIo() API functions. Note that you do not need to call CySysPmFreezeIo() for Stop mode because it is automatically called when the user invokes Stop mode using the CySysPmStop() API function. However, you should call CySysPmFreezeIo() just before the function call to enter Hibernate mode. The GPIOs are unlocked by calling CySysPmUnfreezeIo(). A call to this function is also required

### AN86439 - PSoC® 4 - Using GPIO Pins



#### **GPIO Pin Basics**

when the exit is made from the Stop mode. Note that the frozen pin states and configurations are not maintained on an external reset (XRES) event.

CySysPmFreezeIo() and CySysPmUnfreezeIo() are also useful in Deep-Sleep mode. An example of use of this feature is shown in the **Control Register Handling in Deep-Sleep** section. UDB-based Components such as control registers are not active and lose the data in Deep Sleep, Hibernate, and Stop modes. If the Control Register is driving a pin, a glitch can occur when the PSoC device enters or exits these modes if the last state is a '1'. To avoid this glitch, the GPIO should be frozen before entering a low-power mode.

For information on low-power modes, see AN86233 – PSoC 4 Low-Power Modes and Power Reduction Techniques.

### 3.4 GPIO Interrupt



Figure 19 GPIO Interrupt Signal Routing to the Interrupt Controller

At each of the 32 interrupt lines of the Interrupt Controller in the processor core, there is an Interrupt Source Multiplexer. This multiplexer block selects the source of the interrupt and provides an option of rising-edge detection or direct connection to the Interrupt Controller. There are two sources of interrupts:

- 1. Fixed-function source
- 2. DSI source

The Interrupt Select line selects the DSI or the fixed-function source. The Interrupt Configuration selects the direct connection or the rising-edge detection logic route to connect to the Interrupt Controller.

A fixed-function interrupt source has a fixed interrupt vector; this means that the interrupt source has a dedicated connection to one of the 32 interrupt lines of the Cortex® M0/Cortex M0+ CPU. The interrupt source on this route is directly connected to the Interrupt Controller. When the interrupt source is routed through the DSI, the vector selection is not fixed. This routing also provides an option of rising-edge detection or direct connection.

**Note:** The interrupt vector table is available in the Interrupts chapter of the **Technical Reference Manual**.

The use of Interrupt Source Multiplexer is not limited to the GPIO interrupts; it is also used for all other sources. To know more about other interrupt sources, see the "Interrupt Sources" section of **AN90799 - PSoC® 4**Interrupts.

The GPIO interrupt, in addition to the resources present in the Interrupt Source Multiplexer, uses its own GPIO Edge Detect block as **Figure 19** shows.

The GPIO interrupt signal from the HSIOM is routed in the following ways:

 Route 1: Fixed-function route through the GPIO Edge Detect block with the Interrupt Source Multiplexer configured to direct connection



- Route 2: DSI route through the GPIO Edge Detect block with the Interrupt Source Multiplexer configured to rising-edge
- Route 3: DSI route through the GPIO Edge Detect block with the Interrupt Source Multiplexer configured to direct connection
- Route 4: DSI route bypassing the GPIO Edge Detect block with the Interrupt Source Multiplexer configured to rising-edge
- Route 5: DSI route bypassing the GPIO Edge Detect block with the Interrupt Source Multiplexer configured to direct connection

See **Pins Component Interrupts** to know how different routes are configured.

The following figure shows the GPIO Edge Detect block. This block detects rising-edge, falling-edge, and both edges in the incoming GPIO signal. Individual GPIO interrupt signals within a port are ORed together to generate a single interrupt request. Thus, there is one interrupt vector for each port.



Figure 20 GPIO Edge Detect

As it is clear from **Figure 20**, when an interrupt is triggered, the interrupt source is required to be identified. PSoC 4 provides a status register to identify the interrupting pin. After reading the status register, it is important to clear it whenever the GPIO Edge Detect logic is used, to avoid the following:

- 1. Single interrupt trigger and nonresponsive to further interrupts when the Interrupt Source Multiplexer is configured to rising-edge. This scenario occurs if Route 2 is used.
- 2. Repetitive interrupts for a single request when the Interrupt Source Multiplexer is configured to direct connection. This scenario occurs if Route 1 or Route 3 is used.
- 3. When the GPIO interrupt takes the route without the GPIO Edge Detect block, there is no need to clear the interrupt. However, when the rising-edge detection logic in the Interrupt Source Multiplexer is also bypassed, it results in a level type interrupt (Route 5). In this case, the interrupt is triggered repeatedly as long as the pin signal is HIGH. Thus, it is recommended to configure the Interrupt Source Multiplexer to a rising-edge interrupt when the GPIO Edge Detect block is bypassed (Route 4).

Note:

The GPIO interrupt logic continues to function in Sleep, Deep-Sleep, and Hibernate modes; thus, any pin can be used as a wakeup source. A dedicated wakeup pin, P0[7], is available to wake the device from Stop mode in PSoC 4200 / PSoC 4100, PSoC 4M, and PSoC 4L parts. For a PSoC 4 BLE device, the wakeup pin is P2[2].



### 3.4.1 Limitations in GPIO Interrupt

- Port 4 and higher ports do not have a port adapter. Thus, pin interrupt via DSI routing is not possible for these port pins.
- PSoC 4000 and PSoC 4100/PSoC 4200 have one interrupt vector for each port. PSoC 4 BLE does not have a dedicated interrupt vector for the ports beyond Port 5, while PSoC 4M does not have one for the ports beyond Port 4. However, a common port interrupt vector is allocated, which gets triggered when any port interrupt becomes active. See the **Pins Component datasheet** to understand how to use this common port interrupt.
- See the "Interrupts" chapter in the respective device **Architecture Technical Reference Manual** (TRM) to learn about ports that have a common interrupt vector.

An example project is shown in the **Pin Interrupt** section, which explains how to use the GPIO interrupt. To understand interrupts in general, see the application note **AN90799 – PSoC 4 Interrupts**.



**Overvoltage-Tolerant (OVT) Pins** 

# 4 Overvoltage-Tolerant (OVT) Pins

Pins P5[0] and P5[1] in PSoC 4 BLE, and Port 6 in PSoC 4M are the OVT pins. For PSoC 4L, Port 6 and Port 8 have OVT pins. These are similar to regular GPIOs with the following additional features:

- 1. Overvoltage-tolerant: There is no ESD clamp diode between OVT pin and the supply rail. This enables the OVT pin to withstand an external voltage higher than VDDIO, VDDD, or VDDA voltage, up to 5.5 V.
- 2. Provides better pull-down drive strength compared to a regular GPIO
- 3. Serial Communication Block (SCB): When configured as I<sup>2</sup>C and its lines routed to OVT pins, an SCB meets the following I<sup>2</sup>C specifications:
  - a) Fast Mode Plus LOW-level output current (IOL) Specification
  - b) Fast Mode and Fast Mode Plus hysteresis and minimum fall-time specifications

For more details on the I/O hardware, see the I/O System chapter of the **Technical Reference Manual**.

infineon

**GPIO Pins in PSoC Creator** 

### **5** GPIO Pins in PSoC Creator

This section describes how to use PSoC Creator to configure and use GPIO pins.

### **5.1** Pins Component Symbols

The Pins Component is the recommended method for connecting internal PSoC resources to a physical pin. It allows PSoC Creator to automatically place and route the signals within the PSoC device based on the chosen pin configuration.

The standard Cypress Component Catalog contains four predefined GPIO configurations in the Ports and Pins class of symbols: analog, digital bidirectional, digital input, and digital output. Drag one of these Components to the schematic to add a pin to the project, as follows:



Figure 21 Pins Component Symbol Types in PSoC Creator

### **5.2** Pins Component Customizer

Each Component in PSoC Creator comes with a customizer to configure the component. **Figure 22** shows the Pin Component Customizer, which is accessed by double-clicking the Component.





Figure 22 Pin Component Customizer

The following table describes some of the parameters in the Pin Component customizer. For details of all the parameters, see the **Pins Component datasheet**.

Table 3 Pin Component Settings

| Setting                              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| General Tab >                        | This setting configures the pin type. Possible options are:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| Туре                                 | Analog                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|                                      | Digital input with or without hardware (HW) connection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|                                      | Digital output with or without HW connection and output enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|                                      | Bidirectional pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|                                      | When the digital input or output is configured with no HW connection, it means that the pin state is controlled by the CPU. Note that more than one selection can be made at once. For example, a pin can be configured for both analog and digital input at the same time.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| General Tab ><br>Drive Mode          | This setting configures the pin with one of the eight drive modes described in the GPIO Pin Basics section. Figure 23 shows the drive mode options in the pin customizer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| General Tab ><br>Initial Drive State | The Initial drive state parameter sets the data register value. This value is reflected at the pin if it is software-driven, given that the pin is set with an appropriate drive mode. If the pin is in the output mode with HW connection enabled and Output enable disabled, the initial drive state acts as the enable control. Setting the initial state to '1' enables the pin, which is done as the default value by PSoC Creator, as shown in <b>Figure 23</b> . If the pin is configured as input, initial drive state can still be useful. For example, if resistive pullup is required at the input pin, then the drive mode should be configured to Resistive pull up with initial state as HIGH in order to turn on the pull-up path through the |  |  |  |  |



| Setting                  | Description                                                                                                                                                                                                                                                     |  |  |  |  |
|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                          | resistor. Likewise, for resistive pull down, the initial drive state should be set to LOW to enable the pull-down path.                                                                                                                                         |  |  |  |  |
| Input Tab ><br>Threshold | CMOS and LVTTL input threshold setting is for an entire port. There are three options as <b>Figure 24</b> shows. The "CMOS or LVTTL" option allows the PSoC Creator tool to select CMOS or LVTTL depending on the threshold setting for other pins in the port. |  |  |  |  |
| Input Tab > Interrupt    | This setting configures the GPIO Edge Detect block described in the <b>GPIO Interrupt</b> section. For more details on this setting, refer to <b>Pins Component Interrupts</b> .                                                                                |  |  |  |  |



Figure 23 Pin Drive Mode Setting and Initial Drive State





Figure 24 Pin Input Threshold Selection

### **5.3** Pins Component Interrupts

The Interrupt parameter in the pin customizer configures the GPIO Edge Detect block described in the **GPIO Interrupt** section.



Figure 25 Interrupt Configuration in PSoC Creator

The Pins Component symbol changes when interrupts are enabled, as **Figure 26** shows.





Figure 26 Pins Component Symbol with Interrupts Enabled

Note that you can use only one Pin Component with each physical GPIO port if the interrupt is enabled. The reason for this limitation is that all pin interrupts in a port are ORed together, as described in the **GPIO Interrupt** section. Therefore, only one IRQ signal can be shown on the schematic per port. For example, consider two Pin Components with interrupts enabled. These Components cannot be mapped to pins in the same physical port.



Figure 27 Two Pins Components with Interrupts Enabled

PSoC Creator will not allow you to assign the two Components to the same port. The accepted method is to assign multiple pins to the same component. This ensures that there is only one IRQ signal in the schematic for that physical port. You can still assign each pin its own interrupt edge type. The only limitation is that the pins must be contiguous in the same port. The interrupt source should be identified in the ISR; see the **Pin Interrupt** section.



Figure 28 Multiple Pins in the Same Port with Interrupts Enabled

The IRQ of the Pin Component should be connected to the Interrupt Component. This routes the GPIO interrupt signal to the interrupt controller.





Figure 29 Interrupt Component in the Catalog

The Interrupt Component configures the Interrupt Source Multiplexer to either direct connection (shown as "level" in the Interrupt Component customizer) or rising-edge. The GPIO interrupt architecture is described in the **GPIO Interrupt** section along with the different routes available for the interrupt signal. Different routes are configured with the help of the Pin Component and the Interrupt Component customizer settings summarized as follows:

Table 4 GPIO Interrupt Configurations

| Schematic                | Interrupt Setting in Pin Component              | Interrupt<br>Component<br>Setting | Route   | Details                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------------------|-------------------------------------------------|-----------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin_1 Pins irq irq isr_1 | Rising-Edge or<br>Falling-Edge or<br>Both Edges | Level                             | Route 1 | Interrupt on edges depending on the Pin Component Setting. It uses a fixed interrupt vector depending on the selected port. In this configuration GPIO interrupt status register should be cleared; otherwise, interrupts are triggered repeatedly on a single interrupt request. This configuration can be used to wake up the device from any low-power mode. However, note that wakeup from Stop mode requires the use of a specific pin depending on the selected device. |
| Pin_1 Pins irq irq isr_1 | Rising-Edge or<br>Falling-Edge or<br>Both Edges | Rising-<br>Edge                   | Route 2 | Interrupt on edges depending on<br>the Pin Component Setting. In<br>this configuration GPIO interrupt<br>should be cleared; otherwise,<br>interrupt is triggered only once.<br>Interrupt vector is not fixed. This<br>configuration can wake up the<br>CPU only from Sleep mode; it will                                                                                                                                                                                      |



| Schematic                | Interrupt Setting in Pin Component              | Interrupt<br>Component<br>Setting | Route   | Details                                                                                                                                                                                                                                                                                                                               |
|--------------------------|-------------------------------------------------|-----------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                          |                                                 |                                   |         | not work in other low-power modes.                                                                                                                                                                                                                                                                                                    |
| Pin_1 Pins irq irq isr_1 | Rising-Edge or<br>Falling-Edge or<br>Both Edges | Level                             | Route 3 | This is similar to Route 1. However, Route 3 is taken only if the interrupt vector is forced on to a desired DSI vector line. See the application note AN90799 – PSoC 4 Interrupts to know how to force the interrupt vector. This configuration can wake up the CPU from only Sleep mode; it will not work in other low-power modes. |
| Pin_1 ⊠⊸⊸⊸isr_1          | Disabled                                        | Rising-<br>Edge                   | Route 4 | This configuration provides rising-edge interrupt. In this case, there is no need to clear the interrupt. This configuration can wake up the CPU only from Sleep mode; it will not work in other low-power modes.                                                                                                                     |
| Pin_1 ⊠⊸———isr_1         | Disabled                                        | Level                             | Route 5 | This configuration provides Level interrupt. Note that the interrupt is triggered repeatedly as long as the pin signal is high. In this case also, there is no need to clear the interrupt. This configuration can wake up the CPU from only Sleep mode; it will not work in other low-power modes.                                   |

# 5.4 Manual Pin Assignments

You can use the **Pins** tab of the Design-Wide Resources (DWR) window to assign a Pins Component to a physical pin. PSoC Creator automatically assigns pins if the user does not choose any but this may lead to a pin placement that is more difficult to route on a PCB.

The following figure shows three assigned pins. The pins highlighted in dark blue are manually assigned and the pin highlighted in light blue is automatically assigned. Selecting the **Lock** option prevents the pin from being reassigned by PSoC Creator.

PSoC Creator makes it simple to reassign pins as needed, but you should consider pin selection before the boards are designed.





Figure 30 Pin Assignment in DWR Window

Note:

PSoC Creator can use the unused pin switches for routing the analog signals. This is configured using the **Unused Bonded I/O** parameter in the **System** tab of the .cydwr file. See PSoC Creator Help for more details.

### 5.5 PSoC Creator APIs

Cypress provides a set of API functions that you can use to control GPIOs dynamically through firmware. The API for the Pins Component enables access on both a Component-wide and per-pin basis. See the "API" section of the **Pins datasheet** for more details.

Per-pin API functions, which are provided as part of  $cy\_boot$  in the *cypins.h* file, are documented in the "Pins" section of the PSoC Creator System Reference Guide (**Help > Documentation > System Reference**). You can use these functions to control the configuration registers for each physical pin.

### 5.6 Debug Logic on GPIO Pins

The PSoC 4 serial wire debug (SWD) pins are shared on the port pins. See the respective **device datasheet** for more information on the debug port pins. The debug function, however, can be disabled and the pins can be used as regular GPIOs by setting the "Debug Select" option to "GPIO" in the **System** tab of the DWR window.





Figure 31 Debug Port Disabled

Note that disabling the debug interface does not affect the ability to program the device.

### 5.7 Add Multiple GPIO Pins as a Logical Port

In PSoC Creator, you can organize a group of as many as 36 pins into a logical port, which can then be referenced in code by the port's defined name. All the pins may be part of the same physical port, or they may form separate physical ports. In the Pin Component customizer, set the **Number of Pins** required in a port. The pins appear in the list below the field as **Figure 32** shows. Each pin can be configured independently. Select **[All Pins]** to configure every pin in the Component with the same settings.



Figure 32 One of Four Pins Configured as a Digital Input

If the number of pins is configured to '4' with three digital inputs and one digital output, the schematic symbol appears as shown in **Figure 33**.





Figure 33 Pins Component in Port Configuration

There is an option to display the port with a bus instead of individual pin terminals. Select **Display as Bus** in the **Mapping** tab of the pin configuration window to display the port as a bus. Note that all pins must be of the same type to display as a bus.



Figure 34 Display as Bus Option

If the **Number of Pins** is configured to four digital outputs, the schematic symbol appears:



Figure 35 Four Pins Displayed with Bus

The pins with the bus terminal can be forced to map to adjacent pins by enabling **Contiguous** in the **Mapping** tab.





Figure 36 Contiguous Pin Placement Option

When you select **Contiguous**, PSoC Creator modifies the list of available pin options to match the port's configuration. When the Contiguous option is disabled, any pin can be selected. When the Contiguous option is enabled, only adjacent pins can be selected.



Figure 37 Pin Placement with Contiguous Disabled/Enabled

These features are described in more detail in the pin configuration window and the Pins Component datasheet.

## 5.8 Represent Off-Chip Components

The Off-Chip Components Catalog provides a way to mix external and internal components on the same schematic. This makes it possible to improve documentation and convey clearly how the internal schematic fits in the entire design. Off-chip components serve the same function as comments in the code – they do not change the functionality of the PSoC design but, instead, provide a clearer picture of the entire system.





Figure 38 Design with Off-Chip Components

In the design shown above, PWM\_1 and Opamp\_1 are internal blocks of the device. These blocks are connected to the external components using pins Pin\_1 through Pin\_4. Green and orange wires are the internal connections (green for digital signals and orange for analog signals); whereas blue wires and components are external to the device. To make the connections with the external components in the schematic, enable the "External Terminal" parameter in the Pin Component customizer. This brings out an additional terminal on the schematic.



Figure 39 Enabling External Terminal





Figure 40 Pin Component with Internal and External Terminal

The components, to connect to the external terminals on the schematic, are available in the Off-Chip tab in the Components Catalog.



Figure 41 Off-Chip Components Catalog

The components in this catalog cover those that are most likely to be connected to the pins of a PSoC device on the board. These components consist of resistors, capacitors, transistors, inductors, switches, and others. Drag the component and place it on the schematic as it is done in the case of internal components.



### 6 GPIO Pins in ModusToolbox

This section describes how to use ModusToolbox to configure and use GPIO pins.

## 6.1 Configuring GPIO Pins Using ModusToolbox Device Configurator

### **6.1.1** Using the Device Configurator

Initialization of GPIO pins can be done using two methods: using the Device Configurator as shown in this section, or using **PDL shown in the next section**. If you are familiar with PSoC Creator, the Device Configurator is similar to the configurations that can be made to Components in PSoC Creator Top Design. The Pins tab in the Device Configurator allows the user to initialize GPIO pins and set the parameters for individual pins.

The Device Configurator is accessed by right-clicking on the project in ModusToolbox, selecting ModusToolbox and then Device Configurator 2.20. The Device Configurator can also be accessed in the ModusToolbox Quick Panel in the bottom left.



Figure 42 Accessing the Device Configurator

The Pins section in the Device Configurator allows the configuration of individual GPIO pins on the device. The left panel shows the pins separated by their respective ports. To configure a pin, check the box next to the pin; this will create the initialization code. The parameters for the pin can be configured on the right of the Device Configuration window.





Figure 43 Device Configurator

Table 5 Pin Component Settings

| Setting                                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| General > Drive<br>Mode                    | This setting configures the pin with one of the eight drive modes as <b>Figure 44</b> shows. For a more detailed description of these drive modes, see the <b>GPIO Pin Basics</b> section.                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| General > Initial<br>Drive State           | The Initial drive state parameter sets the data register value. This value is reflected at the pin if it is software-driven, and the pin is set with an appropriate drive mode, as <b>Figure 44</b> shows. If the pin is configured as an input, the initial drive state can still be useful. For example, if resistive pull-up is required at the input pin, the drive mode should be configured to <b>Resistive pull up</b> with initial state as HIGH in order to turn on the pull-up path through the resistor. Likewise, for resistive pull down, the initial drive state should be set to LOW to enable the pull-down path. |
| Input > Threshold                          | CMOS and LVTTL input threshold setting is for an entire port. Note that an error will be displayed in the Notice List of the Device Configurator if all the pins on a port are not configured the same way. For more information, see the <b>Pins datasheet</b> .                                                                                                                                                                                                                                                                                                                                                                 |
| Input > Interrupt<br>Trigger Type          | This setting configures the GPIO Edge Detect block described in the <b>GPIO Interrupt</b> section. For more details on interrupts, see the <b>PSoC 4 Interrupts Application Note</b> .                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Output > Slew<br>Rate                      | The slew rate parameter determines the rise and fall ramp rate for the pin as it changes output logic levels. For more details on this setting, see <b>Physical Structure of GPIO Pins</b> .                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Internal<br>Connection ><br>Analog         | This setting allows connecting of the pin to an analog signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Internal<br>Connection ><br>Digital Output | This setting allows connecting to a digital output signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |



| Setting                                   | Description                                                                                                                 |
|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| Internal<br>Connection ><br>Digital InOut | This setting allows connecting to a digital input signal. Input signals are primarily used for I <sup>2</sup> C interfaces. |
| Advanced > Store<br>Config in Flash       | This setting controls whether the configuration structure is stored in flash (const, true) or SRAM (not const, false).      |



Figure 44 Drive Modes

The Device Configurator sets up configurations of the Pins, Peripherals, and other device configurations. When closing the Device Configurator, go to **File** > **Save** to save the updates to the current project. After configuring the resources using the Device Configurator, PDL is used to interact with the pins and any interrupts. See the **GPIO Using Peripheral Driver Library (PDL)** section and the **PSoC 4 PDL API Reference** for more information on using GPIO pins after initialization.

**Note:** The name of a GPIO pin can be changed from the default name provided by the BSP. This is helpful for naming the pins to correspond to their purpose in your design. The name of a pin can be changed by selecting the pin and typing the custom name into the text input in the "Name(s)" column as shown in **Figure 43**.



## **6.1.2** Device Configurator Code Preview

```
Code Preview
                                                                                                                           (A) (X
  * NOTE: This is a preview only. It combines elements of the .c and .h files.
#include "cy_gpio.h"
#define ioss_0_port_0_pin_6_PORT GPIO_PRTO
#define ioss_0_port_0_pin_6_PORT_NUM OU
#define ioss_0_port_0_pin_6_PIN 6U
#define ioss_0_port_0_pin_6_NUM 6U
#define ioss 0_port_0_pin_6_DRIVEMODE CY_GPIO_DM_STRONG
#define ioss_0_port_0_pin_6_INIT_DRIVESTATE 0
#ifndef ioss_0_port_0_pin_6_HSIOM
      #define ioss_0_port_0_pin_6_HSIOM_HSIOM_SEL_GPIO
#define ioss 0 port 0 pin 6 IRQ ioss interrupts gpio 0 IRQn
const cy_stc_gpio_pin_config_t ioss_0_port_0_pin_6_config =
      .outVal = 0.
      .driveMode = CY_GPIO_DM_STRONG,
.hsiom = ioss_0_port_0_pin_6_HSIOM,
      .intEdge = CY_GPIO_INTR_DISABLE,
.vtrip = CY_GPIO_VTRIP_CMOS,
.slewRate = CY_GPIO_SLEW_FAST,
.vregEn = OUL,
      .ibufMode = OUL,
.vtripSel = OUL,
      .vrefSel = OUL.
       .vohSel = OUL,
void init cycfg pins(void)
      Cy_GPIO_Pin_Init(ioss_0_port_0_pin_6_PORT, ioss_0_port_0_pin_6_PIN, &ioss_0_port
 P0[6] - Parameters Code Preview
```

Figure 45 Device Configuration Code Preview

The Device Configurator features a Code Preview window that displays the PDL defines and functions that are created to configure the GPIO pin as shown in **Figure 45**. When the Device Configurator settings are saved, this code is automatically added to your project. This code can also be manually added to your projected by copying the definitions from this window.

# **6.2 GPIO** Using the Peripheral Driver Library (PDL)

The PDL integrates device header files, startup code, and peripheral drivers into a single package. The PDL supports the PSoC 4 Series device family. The drivers abstract the hardware functions into a set of easy-to-use APIs. These are fully documented in the **PSoC 4 PDL API Reference**. The PDL reduces the need to understand register usage and bit structures, thus easing software development for the extensive set of peripherals in the PSoC 4 series. You configure the driver for your application, and then use API function calls to initialize and use the peripheral.

The Peripheral Driver Library (PDL) GPIO functions and other declarations used in this driver are located in *cy\_gpio.h*. You can optionally include *cy\_pdl.h* (ModusToolbox only) to get access to all the functions and declarations in the PDL.

Initialization can be performed either at the port level or by configuring the individual pins. See the product device header files for the list of supported ports and pins. It is recommended to use the **Device Configurator** for initialization of pins and other device resources. This reduces the risk of improper initialization and overflow of resources.



Single pin configuration is performed by using Cy\_GPIO\_Pin\_FastInit (provide specific argument values) or Cy\_GPIO\_Pin\_Init (provide a filled cy\_stc\_gpio\_pin\_config\_t structure).

An entire port can be configured using  $Cy\_GPIO\_Port\_Init\_by$  providing a filled  $cy\_stc\_gpio\_prt\_config\_t$  structure. The values in the structure are bit fields representing the desired value for each pin in the port.

For the following example, the names defined in the device configurator can be used. For "base" use "user\_defined\_name"\_PORT and for the "pin\_num" use "user\_defined\_name"\_NUM. The user-defined name can be easily configured and viewed by using the ModusToolbox Device Configurator.

### 6.2.1 GPIO Pin Initialization-Full

Individual GPIO initialization starts with defining all pin configuration values in the format as shown below. This initialization is not needed if a pin is already configured using the **ModusToolbox Device Configurator**.

#### **Code Listing 1 GPIO Pin Configuration Structure**

```
cy stc gpio pin config t pinConfig = {
/*.outVal */ 1UL,
                                   /* Output = High */
/*.driveMode */ CY GPIO DM PULLUP, /* Resistive pull-up, input buffer on */
/*.hsiom */ P0 3 GPIO,
                                   /* Software controlled pin */
/*.intEdge */ CY GPIO INTR RISING, /* Rising edge interrupt */
/*.vtrip */ CY GPIO VTRIP CMOS,
                                  /* CMOS voltage trip */
/*.slewRate */ CY GPIO SLEW FAST, /* Fast slew rate */
/*.vregEn */ OUL,
                                   /* SIO-specific setting - ignored */
/*.ibufMode */ OUL,
                                   /* SIO-specific setting - ignored */
/*.vtripSel */ OUL,
                                   /* SIO-specific setting - ignored */
/*.vrefSel */ OUL,
                                   /* SIO-specific setting - ignored */
/*.vohSel */ OUL
                                   /* SIO-specific setting - ignored */
```

This pin configuration defines all the parameters for a GPIO pin. This is the third argument when initializing a pin.

To initialize a pin use Cy\_GPIO\_Pin\_Init (base, pinNum, config) with the following arguments as shown below:

**base** Pointer to the pin's port register base address

**pinNum** Position of the pin bit field within the port register

**config** Pointer to the pin config structure base address

### Code Listing 2 Single GPIO Pin Initialization-Full Example

```
/* Initialize pin P0.3 */
if(CY GPIO SUCCESS != Cy GPIO Pin Init(P0_3_PORT, P0_3_NUM, &pinConfig))
{
    /* Insert error handling */
}
```



### 6.2.2 GPIO Pin Initialization- Fast

The GPIO Pin fast initialization Initializes the most common configuration settings for all pin types. These include, drive mode, initial output value, and HSIOM connection. Initialize a pin with CY\_GPIO\_PIN\_FastInit (base, pinNum, driveMode, outVal, hsiom) using the following arguments as shown below This initialization is not needed if a pin is already configured using the ModusToolbox Device Configurator.

**base** Pointer to the pin's port register base address

**pinNum** Position of the pin bit field within the port register

**driveMode** Pin drive mode. Options are detailed in Pin drive mode macros.

**outVal** Logic state of the output buffer driving the pin (1 or 0)

**hsiom** HSIOM (High-Speed Input Output Multiplexer) input selection

### Code Listing 3 Single GPIO Pin Initialization- Fast Example

```
/* Quickly initialize pin P0.3 (e.g. quickly set up a test LED) */
Cy GPIO Pin FastInit(P0_3_PORT, P0_3_NUM, CY GPIO DM PULLUP, 1UL, P0_3_GPIO);
```

### 6.2.3 **GPIO Port Initialization**

Initialize a complete port of pins from a single init structure.

The configuration structure used in this function has a 1:1 mapping to the GPIO and HSIOM registers shown below. See the device Technical Reference Manual (TRM) for the register details on how to populate them.

### **Code Listing 4 GPIO Port Configuration Structure Example**

```
cy stc gpio prt config t portConfig = {
                    =*/ 0x0000008u,
/*.dr
                                        /* PX.3 output = 1 */
                  =*/ 0x0000080u,
/*.intrCfg
                                       /* PX.3 rising edge interrupt */
/*.pc
                   =*/0x00000400u,
                                        /* PX.3 resistive pull-up */
/*.pc2
                   =*/ 0x0000000u,
                                       /* PX.3 input buffer on */
                    =*/ 0x0000000u,
/*.sio
                                        /* PX[7:0] ignored */
/*.selActive
               =*/ 0x0000000u, /* PX[7:0] software controlled */
} ;
/* Initialize GPIO port 0 */
if(CY GPIO SUCCESS != Cy GPIO Port Init(GPIO PRT0, &portConfig))
{
/* Insert error handling */
```



## 6.2.4 Reading from a GPIO Pin

Reading from a GPIO pin is the same if a pin is configured using the **Device Configurator** or PDL. The port and pin are arguments when using the CY GPIO Read function as shown in below.

### Code Listing 5 Reading GPIO Pin

```
/* Scenario: P0.3 was initialized and input buffer enabled */
/* Read the input state of P0.3 */
if(1UL == Cy GPIO Read(P0_3_PORT, P0_3_NUM))
{
   /* Insert logic for High pin state */
}
else
{
   /* Insert logic for Low pin state */
}
```

## 6.2.5 Writing to a GPIO Pin

Writing a value to a GPIO pin is the same if a pin is configured using the **Device Configurator** or PDL. The port and the pin are arguments when using the CY\_GPIO\_Write function as shown below.

#### Code Listing 6 Writing to GPIO Pin

### 6.2.6 **GPIO Interrupt**

The GPIO interrupt for a pin is configured using one of two methods: using the Device Configurator as seen in **Figure 43**, or using PDL. If the device configurator is used to set up the pin, the interrupt type can be selected in the side panel as shown in **Figure 43**. The interrupt type can also be configured in the GPIO PDL configuration structure. See the **PSoC 4 PDL API Reference** for how to configure the interrupt trigger type.

For more details of using Interrupts with PSoC 4 S series devices in ModusToolbox, see the **PSoC 4: GPIO**Interrupt Code Example on GitHub. This code example can also be found in the New Application Wizard in ModusToolbox; for more information, see the ModusToolbox Code Examples section.



# **7** GPIO Tips and Tricks in PSoC Creator

This section provides practical examples of how to use GPIO pins when using PSoC Creator.

### **Table 6 PSoC Creator Projects**

| #  | Section                                         | PSoC 4000,<br>4000S, 4100S,<br>4100S Plus,<br>4100PS,4500S,<br>4700S | PSoC<br>4100_BLE,<br>4100, 4100M | PSoC 4200,<br>4200M, 4200L,<br>4200-BLE |
|----|-------------------------------------------------|----------------------------------------------------------------------|----------------------------------|-----------------------------------------|
| 1  | Toggle an LED                                   | ✓                                                                    | ✓                                | ✓                                       |
| 2  | Read an Input and Write to an Output            | ✓                                                                    | ✓                                | ✓                                       |
| 3  | Drive an Output from a Digital Logic Gate       |                                                                      |                                  | ✓                                       |
| 4  | Using a Bidirectional Pin                       |                                                                      | ✓                                | ✓                                       |
| 5  | Set the GPIO Input/Output Synchronization       |                                                                      | ✓                                | ✓                                       |
| 6  | Toggle GPIOs Faster with Data Registers         | ✓                                                                    | ✓                                | ✓                                       |
| 7  | Configure GPIO Output Enable Logic              |                                                                      |                                  | ✓                                       |
| 8  | Pin Interrupt                                   | ✓                                                                    | ✓                                | ✓                                       |
| 9  | Configure GPIO Interrupt Settings with Firmware | <b>√</b>                                                             | <b>√</b>                         | <b>√</b>                                |
| 10 | Using Both Analog and Digital on a GPIO         |                                                                      | ✓                                | ✓                                       |
| 11 | Gang Pins for More Drive/Sink Current           |                                                                      |                                  | ✓                                       |
| 12 | Control Register Handling in Deep-Sleep         |                                                                      |                                  | ✓                                       |

The Cypress development kits, listed in **PSoC 4 Development Boards**, can be used for testing these projects.

### 7.1 Toggle an LED

The simplest use of a GPIO is to set the output of a pin HIGH or LOW in firmware. This example demonstrates how to set the output to toggle an LED using Pins Component API functions.

- 1. Place a Digital Output Pin Component in the project schematic.
- 2. Name the Component "Pin\_LED" and disable the hardware connection.





Figure 46 Pin\_LED Configuration

- 3. Enable the external terminal to connect to the external components on the schematic.
- 4. Assign it to a physical pin (this example uses P1[6]) in the Pins tab of the DWR window).
- 5. Connect the physical pin to an LED. Note that the LED and resistor 'R' are off-chip components.



Figure 47 Toggle an LED Example Schematic

6. In main.c, use the Component API functions to set the output as follows:

```
for(;;)
{
    /* Set LED output to logic HIGH */
    Pin_LED_Write(lu);

    /* Delay of 500 ms */
    CyDelay(500u);

/* Set LED output state to logic LOW */
```



```
Pin_LED_Write(0u);

/* Delay of 500 ms */
CyDelay(500u);
}
```

7. Build the project and program the PSoC 4 device.

The result is an LED blinking at a frequency of 1 Hz.

### 7.2 Read an Input and Write to an Output

This example demonstrates how to read from and write to a GPIO pin using Component API functions. The output pin drives the inverse of the input pin state.

1. Place two pins in the project schematic—one Digital Input Pin and one Digital Output Pin with hardware connection disabled.



Figure 48 Input and Output Example Schematic

- 2. Assign the pins for Pin\_Input and Pin\_Output in the .cydwr window.
- 3. Use the Component APIs to set the state of Pin\_Output based on Pin\_Input as follows:

```
for(;;)
{
/* Set the output pin with an inverted value of input pin */
    Pin_Output_Write(~Pin_Input_Read());
}
```

4. Build the project and program the PSoC 4 device.

You can test this project by feeding a square wave from a signal generator to Pin\_Input. The signal at Pin\_Output will be an inverted form of the signal at Pin\_Input.

## 7.3 Drive an Output from a Digital Logic Gate

The previous example showed the use of the processor core to read a pin and set another pin with an opposite of the read value. This example demonstrates the same task but with the use of configurable digital resources known as Universal Digital Blocks (UDBs). In this example, an input pin signal is routed to a NOT gate and the output of the NOT gate is routed to another pin. Follow these steps to create the project:

1. Place two pins in the project schematic—one Digital Input Pin and one Digital Output Pin with hardware connection enabled.



Figure 49 Input and Output Pins with HW Connection Enabled



2. Place a NOT gate and connect to the pins as **Figure 50** shows.



Figure 50 NOT Gate Connection

- 3. Assign the pins for Pin\_Input and Pin\_Output in the .cydwr window.
- 4. This project does not require any code. Build the project and program the PSoC 4 device.
- 5. Similar to the previous project, you can test this project by feeding a square wave from a signal generator to Pin\_Input. The signal at Pin\_Output will be an inverted form of the signal at Pin\_Input.

## 7.4 Using a Bidirectional Pin

This example demonstrates the use of a pin in the bidirectional mode, that is, with both digital input and digital output active. PSoC Creator provides a Pin Component in bidirectional configuration - "Digital Bidirectional Pin".



This Pin Component, however, shows a single terminal for both input and output. Its use is limited to the I<sup>2</sup>C SDA and SCL lines. In many applications, it is useful to have two terminals – one for input and one for output. This can be done by enabling both the Digital Input and Digital Output options in the Pin Component customizer. An example is shown for configuring such a pin, where a switch is connected at the input side to pull the pin to logic LOW. This pin is configured to resistive pull-up with logic '1' driven continuously. To check the bidirectional pin status, the pin signal is routed to another pin. Follow the steps below to create the project:

Place a Digital Input Pin on the schematic.

Enable Digital Output with Drive mode as Resistive pull up:





Figure 51 Pin\_Bidirectional Configuration

Ensure that the Component looks like as follows on the schematic.



Figure 52 Pin\_Bidirectional on the Schematic

Connect a logic HIGH to drive the pin with resistive pull-up continuously.



Figure 53 Logic HIGH to Pin\_Bidirectional

Now, the pin status is seen using another pin (Pin\_Status) connected at the input side. Place a Digital Output Pin and connect at the input buffer side of the Pin\_Bidirectional.



Figure 54 Pin\_Status Connection to Pin\_Bidirectional

With the external connections enabled, schematic looks like as follows:





Figure 55 Complete Schematic

Assign the pins in the .cydwr window.

The project does not require any user code. Build the project and program the PSoC 4 device.

The LED connected to Pin\_Status shows the input buffer state of Pin\_Bidirectional. When the switch is not pressed, logic '1' drives Pin\_Bidirectional with a resistive pull-up. This turns OFF the LED (as the LED is connected in active LOW mode). When the switch is pressed, strong logic '0' appears at Pin\_Bidirectional. This turns ON the LED. Thus, this project demonstrates two drivers on the same pin (Pin\_Bidirectional) – one internal (logic 1), and other external (switch) with an input.

# 7.5 Set the GPIO Input/Output Synchronization

For digital input and output signals, the GPIO provides synchronization with an internal clock, HFCLK, or a digital signal as a clock in the PSoC 4 parts (except PSoC 4000). In addition, it provides the configuration for clock enable and synchronization logic reset. Port adapter logic is used for input and output synchronization, as the following two figures show.



Figure 56 Input Synchronization in PSoC 4

As **Figure 56** shows, the input synchronization circuit provides the options of transparent, single sync, and double sync.





Figure 57 Output Synchronization in PSoC 4

The output synchronization circuit provides the options of transparent, single sync, clock, and clock inverted, as shown in **Figure 57**. Clock and clock inverted route the sync clock to the output pin. These are set in the Pins Component customizer, as **Figure 58** shows.

The synchronizer clock can be configured as HFCLK, an external signal (from DSI), or one of the pin signals. The synchronizer block reset signal can be an external signal (from DSI) or one of the pin signals. These are configured in the Pins Component customizer from the Clocks tab, as **Figure 59** shows.

For more information on the parameters in the Clocking tab of the Pins Component customizer, see the **Pins Component datasheet**.



Figure 58 Sync Mode Setting





Figure 59 Clock Setting

Pin signals are synchronized using a combination of the UDB port adapter and GPIO blocks. Also, the clock is common for all the pins of a port for internal clock synchronization. For more information, see the **PSoC 4**Architecture TRM.

Note:

The signals at Port 4 and higher port pins cannot be synchronized because these ports do not have a UDB port adapter. Therefore, these port pins should always be used in the Transparent mode to avoid an error during build.

The next two examples demonstrate how to set the input/output synchronization.

# **7.5.1 GPIO Input Synchronization**

1. Place one Digital Input Pin, two Digital Output Pins, and one Clock Component in the project schematic. Configure them as follows:

Table 7Components Configuration

| Component          | Name                     | Configuration                       |  |
|--------------------|--------------------------|-------------------------------------|--|
| Digital Input Pin  | Pin_Input_DoubleSync     | Drive Mode: Resistive Pull-Up       |  |
|                    |                          | Sync Mode: Double-Sync              |  |
|                    |                          | In Clock (for input sync): External |  |
| Digital Output Pin | Pin_Output_LFCLK_1       | Output Mode: Transparent            |  |
| Digital Output Pin | Pin_Output_Transparent_1 | Output Mode: Transparent            |  |
| Clock              | LFCLK                    | Clock Type: Existing                |  |
|                    |                          | Source: LFCLK                       |  |

2. Connect the pins and add the Off-Chip Components:





Figure 60 GPIO Input Synchronization Example Schematic

Note: Clocks in PSoC 4 cannot be directly connected to a pin terminal, except for SYSCLK and LFCLK. See the "Clocking System" section of the PSoC 4 Architecture TRM for more information.

- 3. Assign the pins, and connect the Pin\_Input\_DoubleSync pin to a switch connected to GND.
- 4. Build the project and program the PSoC 4 device.
- 5. When the button connected to Pin\_Input\_DoubleSync is pressed, the signal waveforms occur. The Pin\_Output\_Transparent\_1 pin becomes LOW at the second rising edge of LFCLK because the input is double-synchronized with LFCLK.



Figure 61 Input/Output Signal Waveforms

### 7.5.2 **GPIO Output Synchronization**

1. Place one digital input pin, three digital output pins, and one Clock Component in the project schematic, and configure them per **Table 8**.





Figure 62 GPIO Output Synchronization Example Schematic

Table 8 Pins Configuration

| Component             | Name                     | Configuration                         |
|-----------------------|--------------------------|---------------------------------------|
| Digital Input Pin     | Pin_Input_Transparent    | Drive Mode: Resistive Pull-Up         |
|                       |                          | Sync Mode: Transparent                |
| Digital Output<br>Pin | Pin_Output_LFCLK_2       | Output Mode: Transparent              |
| Digital Output        | Pin_Output_SingleSync    | Output Mode: Single-Sync              |
| Pin                   |                          | Out Clock (for output sync): External |
| Digital Output<br>Pin | Pin_Output_Transparent_2 | Output Mode: Transparent              |
| Clock                 | LFCLK                    | Clock Type: Existing                  |
|                       |                          | Source: LFCLK                         |

- 2. Connect the pins as Figure 62 shows.
- 3. Assign the pins, and connect the Pin\_Input\_Transparent to a switch connected to GND. Note that you cannot select Port 4 and higher port pins for Pin\_Output\_SingleSync as they do not support synchronization.
- 4. Build the project and program the PSoC 4 device.

Figure 63 shows the waveforms corresponding to a button press.

The Pin\_Output\_SingleSync pin becomes LOW at the next rising-edge of LFCLK because the output is synchronized with LFCLK. The Pin\_Output\_Transparent\_2 pin becomes LOW at the same time as the Input\_Transparent pin because there is no synchronization.





Figure 63 Input/Output Signal Waveform

### 7.6 Toggle GPIOs Faster with Data Registers

Calling the Component API functions is the easiest way to control GPIO pins; however, it is not the fastest way.

Take an example of writing logic '1' to Pin\_1 mapped to pin P5[2]. Here is the API function call:

```
Pin_1_Write(1);
```

The equivalent assembly code can be seen in the listing file (*main.lst*) in the Results tab of the project workspace.

```
mov r0, #1 ;load the value in r0 bl Pin_1_Write ;call Pin_1_Write
```

The assembly code of the Component API Pin\_1\_Write function can also be seen in the listing file-

```
ldr
       r3,.L2 ; load the address of Pin 1 DR into r3
ldr
       r1,[r3]
                      ; load the value of Pin 1 DR into r1
       r2,#251
                      ; load 251 into r2 (value depends on location of pin
mov
                   ; in 8 bit wide port, in this case, Pin 1 is on port P5[2])
                     ;AND the values of r2 and r1 and load result back in r2
and
       r2, r1
                      ;left shift r0 by two bits and load the result back in
lsl
               ;r0(this instruction is not present for the pin on LSB)
       r1, #4
mov
                      ; load value of 4 into r1 (depends on the location of
                      ;pin in 8 bit wide port)
and
                      ; and the value of r0(contains "value") and r1 and load
       r0, r1
               ;the result in r0
                      ;or the value of r0 with r2 and load the result back in
orr
       r0, r2
               ;r0
str
       r0, [r3]
                      ;store the result back in Pin 1 DR
               ; return to calling function
bx
       lr
```

## AN86439 - PSoC® 4 - Using GPIO Pins



#### **GPIO Tips and Tricks in PSoC Creator**

This code takes 20 CPU cycles to write logic '1' to Pin\_1.

Alternatively, you can use the register definitions and masks in the *<pin\_name>.h* file that is created for each Pins Component to update the pins quickly.

The following statement sets logic '1' at Pin\_1 mapped to P5[2]. Pin\_1\_DR is the data register of Pin\_1.

```
Pin_1_DR |= Pin_1_MASK
```

In the listing file (main.lst), the above instruction translates into an assembly code as follows:

```
ldr r3, .L3;load the address of Pin_1_DR into r3
ldr r1, [r3] ;load value of Pin_1_DR into r1
mov r2, #4 ;move value of 4 (Pin_1_MASK) into r2
orr r2, r1 ;Set the bit in Pin_1_DR
strb r2, [r3] ;Store it back into Pin_1_DR
```

This code takes eight cycles as against 20 cycles used by the Component API function.

The Component API function has firmware overhead for the following actions, which are not required in direct register writes:

- Function call
- Checking the function argument to set the pin to logic '1' or logic '0'
- Return from the function

To set, reset, and read the pin using direct register writes, the following macros are provided in PSoC Creator:

| Macro                              | Description                                                                                                                     |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| CY_SYS_PINS_SET_PIN(portDR, pin)   | Sets the output value for the pin to logic HIGH portDR is the address of the port data register pin is the pin number (0 to 7)  |
| CY_SYS_PINS_CLEAR_PIN(portDR, pin) | Clears the output value for the pin to logic LOW portDR is the address of the port data register pin is the pin number (0 to 7) |
| CY_SYS_PINS_READ_PIN(portPS, pin)  | Reads the pin value portPS is the address of the port status register pin is the pin number (0 to 7)                            |

Refer to the *System Reference Guide* (available from the PSoC Creator Help Menu) for more details on these macros.

Follow these instructions to create a PSoC Creator project that can be used to compare the performance of the API function call and direct register write:

1. Place two digital output pins, with hardware connection disabled, in the project schematic and name them "Pin\_Test" and "Pin\_Index,".



Figure 64 Toggle GPIOs with Data Registers Example Schematic



- 2. Assign the pins in the .cydwr window.
- 3. Add the following code to the *main.c* file. The code sets Pin\_Index HIGH and toggles Pin\_Test using Component API functions. It then sets Pin\_Index LOW and toggles Pin\_Test using the data register (DR).

```
for(;;)
{
    /* Set IndexPin */
    Pin Index Write(1);
      /* Set TestPin */
      Pin Test Write(1u);
    /* Clear TestPin */
    Pin Test Write(Ou);
    /* do it again */
    Pin Test Write(1u);
    Pin_Test_Write(Ou);
    /*****************/
    /* Clear IndexPin */
    Pin Index Write(0);
    /****** Direct Register Writes *********/
    /* Set TestPin */
    CY SYS PINS SET PIN(Pin Test DR, Pin Test SHIFT);
    /* Clear TestPin */
    CY_SYS_PINS_CLEAR_PIN(Pin_Test__DR, Pin_Test_SHIFT);
    /* do it again */
    CY SYS PINS SET PIN(Pin Test DR, Pin Test SHIFT);
    CY_SYS_PINS_CLEAR_PIN(Pin_Test__DR, Pin_Test_SHIFT);
    /*****************/
}
```

Note:

Pin\_Test\_\_DR is the address of the data register, whereas Pin\_Test\_DR is the value of the data register. See the Pin Component .h file in the Source Files folder of the project workspace (in this case, Pin\_Test.h) to know about the macro for the data register address.



The code that writes to the data register is also portable similar to the API function call, so that if the pin assignment changes during development, you do not have to change the code.

4. Observe the waveform of the two pins using an oscilloscope.



Figure 65 Output Signals Waveform

**Figure 65** shows that a pin can toggle faster by directly writing to the data register, as opposed to calling API functions.

To know about coding techniques to achieve time efficiency, see the application note, **AN89610 – PSoC 4 and PSoC 5LP ARM Cortex Code Optimization**.

## 7.7 Configure GPIO Output Enable Logic

This example demonstrates how to configure and use the output enable logic of a GPIO pin. This project is applicable only for PSoC 4200, PSoC 4200 BLE, PSoC 4200M, and PSoC 4200L parts.

- 1. Place two Digital Output Pins in the project schematic.
- 2. Open the configuration dialog for each pin and select the **Output Enable** option.





Figure 66 Output Enable Selection

- 3. Place a Control Register in the schematic.
- 4. Configure the Control Register for two outputs.



Figure 67 Control Register Configured With Two Outputs

- 5. Add one Logic Low '0' Component.
- 6. Connect the Logic Low to the pins and add the Off-Chip Components for the LEDs.





Figure 68 Control Register Driving Pins' Output Enable

- 7. Assign the pins and connect the pins to LEDs.
- 8. Add the following code to the *main.c* file.

```
uint8 count;

for(;;)
{
    for(count = Ou; count < 4u; count++)
    {
        /* Set Control_Reg Value */
        Control_Reg_Write(count);

        /* Delay for 500ms */
        CyDelay(500u);
    }
}</pre>
```

9. Build the project and program the PSoC 4 device.

The result is the output of the two pins gated by the state of Control\_Reg, which causes the LEDs to "count" to 3.

## 7.8 Pin Interrupt

This example demonstrates how to use an interrupt generated from two pins in the same port, using Component API functions. These two pins can use only one IRQ terminal. Thus, the interrupt source must be identified in the ISR.

- 1. Place two pins in the project schematic: one Digital Input Pin named "Pin\_Button" and one Digital Output Pin named "Pin\_LED".
- 2. Set Pin\_Button's number of pins to 2, Drive mode as Resistive Pull Up, and Interrupt as Falling-Edge. This exposes the IRQ terminal.
- 3. Connect the Interrupt Component to the irq terminal.





Figure 69 Pin Interrupt Example Schematic

- 4. Assign the pins in the .cywdr window.
- 5. Use the Component API functions to set the state of the LED Pin based on Pin\_Button. Copy the following *main.c* code:

```
#define LED ON (0u)
#define LED OFF (1u)
/* The flag to enter ISR Button */
uint8 isrFlag = 0u;
/* The LED state */
uint8 ledState = LED OFF;
/* ISR for ISR Button */
CY ISR(INT ISR Button)
   /* Set the flag */
   isrFlag = 1u;
/* Check which pin caused interrupt by reading interrupt status register */
if(Pin Button INTSTAT & (0x01u << Pin Button SHIFT))</pre>
    {
        /* Triggered by Pin Button 0 */
        ledState = LED OFF;
    }
    else
    {
        /* Triggered by Pin Button 1 */
        ledState = LED ON;
    }
```



```
/* Clear interrupt */
    Pin Button ClearInterrupt();
}
int main()
    /* Start Pin ISR */
    isr Button StartEx(INT ISR Button);
    /* Enable global interrupt */
    CyGlobalIntEnable;
    for(;;)
    {
        /* Check the flag */
        if(Ou != isrFlag)
            /* Clear the flag */
            isrFlag = 0u;
/* Drive the LED with ledState. Led State is updated in ISR */
            Pin LED Write (ledState);
        }
        /* Delay 1ms */
        CyDelay(1u);
    }
```

In the main.c code, CY ISR (INT ISR Button) is the interrupt service routine for the pin interrupt.

6. Build the project and program the PSoC 4 device.

The result is that the LED turns OFF when you press the button connected to Pin\_Button\_0 and turns ON when you press the button connected to Pin\_Button\_1, but not when you release the buttons. (Note that the switch bounce in the buttons may cause several interrupts on a single button press; see AN60024 - Switch Debouncer and Glitch Filter with PSoC 3, PSoC 4, and PSoC 5LP for details).

In the *main.c* code, Pin\_Button\_INTSTAT and Pin\_Button\_SHIFT are the functions and constant macros provided by the Pins Component. These are used to check which pin caused an interrupt.

The function Pin Button ClearInterrupt() clears the interrupt status register.

Note: Not all ports have dedicated interrupts. For higher ports, a common interrupt signal is generated.

See the "Interrupts" chapter in the respective device Architecture Technical Reference Manual (TRM).



For more information on interrupts and writing interrupt handlers, see AN90799 - PSoC 4 Interrupts.

### 7.9 Configure GPIO Interrupt Settings with Firmware

The GPIO interrupt is configured dynamically by writing to the two bits of the Interrupt Configuration register.

- For PSoC 4000: GPIO\_PRTx\_INTR\_CFG[2y+1:2y]
- For other PSoC 4 parts: PRTx\_INTCFG[2y+1:2y]

where "x" corresponds to the port number and "y" corresponds to the pin number per the following table. You can change the configuration at any time to enable or disable pin interrupts.

Table 9 GPIO Interrupt Types and Bit Settings

| PRTx_INTCFG [2y+1:2y] | Edge Type    | Description             |
|-----------------------|--------------|-------------------------|
| 0                     | Disable      | Interrupts disabled     |
| 1                     | Rising-Edge  | Trigger on rising edge  |
| 2                     | Falling-Edge | Trigger on falling edge |
| 3                     | Both Edges   | Trigger on either edge  |

In this example, Pin\_Button is configured with a rising-edge interrupt. Once the interrupt occurs, it is configured as a falling-edge interrupt. An LED is toggled whenever the interrupt is triggered.

1. Place a Digital Input Pin and a Digital Output Pin in the project schematic. Add the Off-Chip Components for the LED and button:



Figure 70 Example Schematic

- 2. Assign the pins to Pin\_Button and Pin\_LED in the cydwr window.
- 3. Configure Pin\_Button as a resistive pull-up pin and connect it to a button.
- 4. Configure Pin\_LED as a strong drive pin and connect it to an external LED.
- 5. Add the following code to the *main.c* file. Note that instead of using the device register name, this project uses Pin\_Button\_\_INTCFG, provided by PSoC Creator (in the *cyfitter.h* file) for interrupt configuration. You do not need to worry about the exact register name in the selected device. This helps to port the project to a different PSoC 4 device without changing anything in the code.

```
#define INTERRUPT_MASK 0x03
#define RISING_EDGE 0x01
#define FALLING_EDGE 0x02

int main()
{
    /* Variable to save temporary data */
    uint32 regVal = 0x00u;
```



```
/* Flag to switch interrupt type */
   uint8 edgeFlag = 0x00u;
    for(;;)
    {
/* Get value of port interrupt configuration register */
regVal = CY_GET_REG32(Pin Button INTCFG);
/* Clear the configuration bits for the Pin Button. Pin Button SHIFT is multiplied
by 2 as two bits of the interrupt configuration register sets the configuration for
one pin */
              regVal &= ~(INTERRUPT MASK << (Pin Button SHIFT * 2));
if (edgeFlag)
/* Set P0[7] to GPIO interrupt rising-edge trigger. Pin Button SHIFT is multiplied
by 2 as two bits of the interrupt configuration register sets the configuration for
        CY SET REG32 (Pin Button INTCFG, regVal | (RISING EDGE << (Pin Button SHIFT
* 2)));
else
/* Set P0[7] to GPIO interrupt falling-edge trigger. Pin_Button_SHIFT is multiplied
by 2 as two bits of the interrupt configuration register sets the configuration for
one pin */
       CY SET REG32(Pin Button INTCFG, regVal | (FALLING_EDGE << (Pin_Button_SHIFT
* 2)));
}
/* Toggle edgeFlag */
edgeFlag ^= 0x01u;
/* Wait for Interrupt */
while(!(CY GET REG32(Pin Button INTSTAT) & (0x01u << Pin Button SHIFT))) {;}</pre>
/* Clear interrupt */
CY SET REG32 (Pin Button INTSTAT, (0x01u << Pin Button SHIFT));
/* Toggle LED */
Pin LED Write(~Pin LED Read());
```

6. Build the project and program the PSoC 4 device.



The LED toggles whenever the button is pressed or released. When the button is pressed, the falling-edge triggers the interrupt, and when it is released, the rising-edge triggers the interrupt.

The **PSoC 4 Architecture TRM** contains more information about the GPIO interrupt, including block diagrams and functional descriptions. Another good resource is the application note **AN90799 – PSoC 4 Interrupts**.

### 7.10 Using Both Analog and Digital on a GPIO

This example demonstrates how to configure and use a pin for analog and digital functions. In this example, an output pin is controlled alternately by an IDAC and the firmware. When controlled by firmware, the LED blinks. When controlled by the IDAC, the LED gradually brightens.

This type of multiplexing is useful when you need analog and digital functionality from a single pin. It can also reduce the number of GPIOs used in a design.

You can use a hardware connection instead of firmware to control the digital output. See the description at the end of this section for the required modifications to the project.

To configure the pin signal source, the HSIOM\_PORT\_SELX register is updated. Like the previous example, this project uses the register name as defined in the Pins Component for easy portability across the PSoC 4 device family.

Follow these steps to create the schematic and firmware:

- 1. Place an Analog Pin and a Current DAC in the schematic.
- 2. Assign the Pins Component to a physical pin (this example uses P0[2]).
- 3. Configure the pin with both **Analog** and **Digital Output** settings.



Figure 71 LED Pin Configured as both Analog and Digital

4. Set the IDAC's **Polarity** as **Negative (Sink)**, as **Figure 72** shows. Connect the IDAC to the analog terminal, as **Figure 73** shows.





Figure 72 IDAC Setting

5. Build the project to create the necessary APIs.



Figure 73 PSoC Creator Schematic of Analog and Digital Switching Scheme

6. Add the following code to the *main.c* file and build the project again. Program the device with the hex file generated. Note that in this code, the macros defined in the Pins Component and *Cyfitter.h* are used.

```
#define HSIOM_SW_GPIO 0x00
#define HSIOM_AMUX_BUS_A 0x06

int main()
{
    uint32 i = 0u;
    uint32 regVal = 0x00u;

    /* Disable Input Buffer */
    Pin_LED_INP_DIS |= (0x01u << Pin_LED_SHIFT);

    /* Start IDAC */
    IDAC_Start();

    for(;;)
    {
</pre>
```



```
/* Get the current value of HSIOM PORT SELO register */
           regVal = CY_GET_REG32(Pin_LED__0_HSIOM);
                regVal &= ~Pin LED 0 HSIOM MASK;
            /* Set LED Pin as GPIO controlled by firmware */
            regVal = CY_SET_REG32(Pin_LED__0__HSIOM, regVal | (HSIOM_SW_GPIO <<</pre>
Pin_LED__0_HSIOM_SHIFT));
            /* Set LED Pin to Strong Drive Mode */
            Pin LED SetDriveMode (Pin LED DM STRONG);
            for(i= 0u; i < 5u; i++)</pre>
                /* Toggle LED with 100-ms delay */
                Pin_LED_Write(Ou);
                CyDelay(100u);
                Pin LED Write(1u);
               CyDelay(100u);
            }
            /* Get the current value of HSIOM PORT SELO register */
            regVal = CY GET REG32(Pin LED 0 HSIOM);
            regVal &= ~Pin LED 0 HSIOM MASK;
            /* Connect LED Pin to AMUXBUS-A */
            CY SET REG32(Pin LED 0 HSIOM, regVal | (HSIOM AMUX BUS A <<
Pin LED 0 HSIOM SHIFT));
            /* Set LED Pin to High Impedance-Analog Drive Mode */
            Pin LED SetDriveMode (Pin LED DM ALG HIZ);
            for(i = 0u; i < 0x7fu; i++)
                /* Adjust LED brightness */
                IDAC SetValue(i);
                /* Delay 20 ms */
                CyDelay(20u);
            }
        }
```

The result is an output that alternates control by the firmware and IDAC.

You can easily modify this project to use a hardware connection for the digital output instead of the firmware control. To do so, in step 3, enable the **HW connection** in the pin configuration window. You can then wire a digital resource to the pin. To select this digital resource as the pin output, set the pin as a DSI-controlled GPIO



or a pin-specific digital resource connection, using the HSIOM\_PORT\_SEL register. See the **PSoC 4 Architecture TRM** for more details.

### 7.11 Gang Pins for More Drive/Sink Current

To increase the total source or sink capabilities of the circuit, GPIO pins can be ganged (shorted together). This example demonstrates driving a PWM signal with four GPIO pins. Note that the project is applicable only for PSoC 4200, PSoC 42xx\_BL, PSoC 4200M, and PSoC 4200L parts.

- 1. Place and configure a PWM (TCPWM mode) and a Clock Component in the schematic.
- 2. Place a single Digital Output Pins Component.
- 3. Connect the Components.



Figure 74 PWM Driven to Single Pin

4. Open the pins configuration dialog and set the number of pins accordingly. This example uses four GPIO pins. Set the **Output Mode** to **Single-Sync** and **Out Clock** to **External**.

Note: Synchronize the output to avoid different output signal delays for the different pins.





### Figure 75 Configure Multiple Pins in the Component



Figure 76 Output Mode Setting



Figure 77 Out Clock Setting

5. (Optional) Set the pin mapping to **Contiguous** for easier PCB routing.





Figure 78 Enable Contiguous Mapping

- 6. Assign the Pins Component to physical pins.
- 7. Place a Sync Component and connect the signal source (PWM, in this example) to each of the pin terminals via the Sync Component. Place another Clock Component and set its source to High Frequency Clock (HFCLK). Connect the out\_clk terminal of the Pin Component and the Clock terminal of the Sync Component to the HFCLK.

It is important to select a high-frequency synchronization clock to reduce the difference in pin signal delays. The Sync Component is required to synchronize the signal crossing from one clock domain to another. In this case, the PWM output is going to cross from Clock (1 kHz) domain to HFCLK.



Figure 79 PWM Driving Four Pins

- 8. Build the project and program the PSoC 4 device.
- 9. The output of the PWM is driven on all four GPIOs. The pins can be shorted externally on the PCB and connected to the external circuit as needed.



## 7.12 Control Register Handling in Deep-Sleep

This example demonstrates freezing of GPIO pins to avoid glitches at the output while using the low-power modes. As an example, consider a Control Register driving a pin. When the device enters the Deep-Sleep mode, all I/Os are frozen without any user intervention. When the device wakes up, all the I/Os are automatically restored to their original configuration. However, the Control Register loses its data in the Deep-Sleep mode. It needs to be restored before the I/Os are unfrozen. Otherwise, there is a glitch at the output. PSoC 4 provides alternate control to freeze and unfreeze the GPIOs using the CySysPmFreezeIo() and CySysPmUnfreezeIo() API functions. Follow these steps to create the PSoC Creator project. Note that this project is applicable only for PSoC 4200, PSoC 42xx\_BL, PSoC 4200M, and PSoC 4200L.

- 1. Place one Digital Input Pin, two Digital Output Pins, a Clock, a Control Register, and an Interrupt Component in the schematic.
- 2. Configure the Components per the following table. Connect the Components as Figure 80 shows.

| Component          | Name        | Configuration                 |  |
|--------------------|-------------|-------------------------------|--|
| Digital Input Pin  | Pin_Button  | Drive Mode: Resistive Pull-Up |  |
|                    |             | Interrupt: Rising-Edge        |  |
| Digital Output Pin | Pin_Clock   | Default Configuration         |  |
| Digital Output Pin | Pin_CtrlReg | Default Configuration         |  |
| Clock              | SYSCLK      | Source: SYSCLK                |  |
| Interrupt          | isr_Buttton | Default Configuration         |  |
| Control Register   | Ctrl_Reg    | Output: 1                     |  |
|                    |             | Initial value: 1              |  |



Figure 80 Avoiding Glitch While Exiting Deep-Sleep

3. Add the following code to the *main.c* file.

```
/* Set FREEZE_IO to 0x01 to avoid glitch by enabling the GPIO freeze */
/* else set it to 0 */
#define FREEZE_IO 0x01
```



```
/* The flag to enter ISR */
uint8 isrFlag = 0u;
CY_ISR(ISR_Handle)
       /* Set the flag */
       isrFlag = 1u;
       /* Clear pin interrupt */
       Pin Button ClearInterrupt();
}
int main()
{
       /* This variable is used as backup for Control register value */
       uint8 ctrlRegVal = 0u;
       /* Clear the flag */
       isrFlag = Ou;
       /* Start the ISR */
       isr_Button_StartEx(ISR_Handle);
       CyGlobalIntEnable;
       /* Set Control register output as high */
       Ctrl_Reg_Write(1u);
       for(;;)
              /* If freeze flag is set */
              if(Ou != isrFlag)
              {
                     /* Clear isr flag set in GPIO Interrupt Handler */
                     isrFlag = Ou;
                     /* Rewrite the value */
                     Ctrl Reg Write(ctrlRegVal);
                      #if(FREEZE_IO)
                             /* Unfreeze I/O */
                             CySysPmUnfreezeIo();
                      #endif
```



To disable the freeze option, set FREEZE\_IO to '0'. Build and program the device. When the button is pressed and released, the glitch can be seen on Pin\_CtrlReg as **Figure 81** shows. To enable the freeze option, set FREEZE\_IO to '1'. Build and program the device. In this case, I/O is frozen and no glitch is observed, as **Figure 82** shows.

**Note:** Not all ports have dedicated interrupts. For higher ports, a common interrupt signal is generated.

See the "Interrupts" chapter in the respective device Architecture **Technical Reference Manual** (TRM).



Figure 81 Output Signal Waveform (No Freeze I/O)





Figure 82 Output Signal Waveform (Freeze I/O)



**GPIO Tips and Tricks in ModusToolbox** 

## 8 GPIO Tips and Tricks in ModusToolbox

This section provides practical examples of how to use GPIO pins when using ModusToolbox.

### 8.1 Read an Input and Write to an Output

Reading from an input and writing to an output are done using **GPIO PDL functions**.

PSoC 4 code examples can be accessed in the **ModusToolbox New Application Wizard**. Code example **CE231741** demonstrates multiple methods of configuring, reading, writing, and generating interrupts with PSoC 4 General Purpose Input/Output (GPIO) pins

### 8.2 Pin Interrupt

For a code example of a GPIO interrupt project in ModusToolbox, see the **mtb-example-psoc4-gpio-interrupt code example**. This code example can also be accessed in the **ModusToolbox New Application Wizard**.

### 8.3 More Code Examples

More code examples for PSoC 4 developed with ModusToolbox that cover a wide array of topics can be found on the **Cypress GitHub** or in ModusToolbox. See the **ModusToolbox Code Examples** section for more information on accessing code examples.



### **Related Application Notes**

# **9 Related Application Notes**

- AN79953 Getting Started with PSoC 4
- AN86233 PSoC 4 Low-Power Modes and Power Reduction Techniques
- AN60024 Switch Debouncer and Glitch Filter with PSoC 3, PSoC 4, and PSoC 5LP
- AN72382 Using PSoC 3 and PSoC 5LP GPIO Pins
- AN90799 PSoC 4 Interrupts
- AN2094 PSoC 1 Getting Started with GPIO
- AN89610 PSoC® 4 and PSoC 5LP ARM Cortex Code Optimization



PSoC 4 GPIO Compared to PSoC 1, PSoC 3, and PSoC 5LP GPIO

# 10 PSoC 4 GPIO Compared to PSoC 1, PSoC 3, and PSoC 5LP GPIO

The PSoC 4 GPIO are different from that of PSoC 1, PSoC 3, and PSoC 5LP; see the following table for details.

Table 11 PSoC 4 GPIO Versus PSoC 1, PSoC 3, and PSoC 5LP GPIO

| <b>GPIO Features</b>         | PSoC 1 | PSoC 3  | PSoC 4           | PSoC 5LP |
|------------------------------|--------|---------|------------------|----------|
| CapSense                     | √      | √       | $\sqrt{}$        | √        |
| LCD segment drive            | √      | √       | √*               | √        |
| Eight drive modes            | √      | √       | √                | √        |
| POR state configuration      | ×      | √       | ×                | √        |
| Separate port DR and PS      | ×      | √       | √                | √        |
| Input/output synchronization | ×      | Bus_clk | HFCLK, External* | Bus_clk  |

<sup>\*</sup> Not available in PSoC 4000



**PSoC 4 Development Boards** 

# 11 PSoC 4 Development Boards

You can test the PSoC Creator projects provided with this application note on the following Cypress development boards.

| Device Family           | Development Board                                        |  |
|-------------------------|----------------------------------------------------------|--|
| PSoC 4000               | CY8CKIT-040 PSoC 4000 Pioneer Development Kit            |  |
| PSoC 4000S / 4100S      | CY8CKIT-041 PSOC® 4 S-Series Pioneer Kit                 |  |
| PSoC 4100S Plus         | CY8CKIT-149 PSoC 4100S Plus Prototyping kit              |  |
| PSoC 4100PS             | CY8CKIT-147 PSoC 4100PS Prototyping kit                  |  |
| PSoC 4200 / PSoC 4100   | CY8CKIT-042 PSoC® 4 Pioneer Kit                          |  |
|                         | PSoC 4 CY8CKIT-049 4xxx Prototyping Kits                 |  |
| PSoC 42x7_BL            | CY8CKIT-042-BLE Bluetooth® Low Energy (BLE) Pioneer Kit  |  |
| PSoC 4200M              | CY8CKIT-044 PSoC® 4 M-Series Pioneer Kit                 |  |
| PSoC 4200L              | CY8CKIT-046 PSoC® 4 L-Series Pioneer Kit                 |  |
| PSoC 4200DS             | PSoC® 4 CY8CKIT-146 4200DS Prototyping Kits              |  |
| PSoC 4700S              | CY8CKIT-148 PSoC® 4700S Inductive Sensing Evaluation Kit |  |
| PSoC Analog Coprocessor | CY8CKIT-048 PSoC® Analog Coprocessor Pioneer Kit         |  |



#### **About the Authors**

## 12 About the Authors

Name: Charles Cheng

Title: Application Engineer

Background: Charles is an application engineer in the Cypress Semiconductor Programmable

Systems Division focused on PSoC applications.

Name: Rajiv Badiger

Title: Application Engineer Staff

Background: Rajiv is an application engineer in the Cypress Semiconductor Programmable Systems

Division focused on PSoC applications.

Name: Quinton Cline

Title: Applications Engineer

Background: Quinton is an application engineer in the Cypress Semiconductor Programmable

 $Systems\ Division\ focused\ on\ PSoC\ applications.$ 



## **Revision history**

# **Revision history**

| Document revision | Date of release | Description of change                                                          |  |
|-------------------|-----------------|--------------------------------------------------------------------------------|--|
| **                | 2014-03-27      | New application note                                                           |  |
| *A                | 2014-05-16      | Updated for PSoC 4000                                                          |  |
| *B                | 2015-07-02      | Updated for PSoC 4 BLE and PSoC 4 M-Series                                     |  |
|                   |                 | Updated component customizer screenshots                                       |  |
|                   |                 | Added information on latency in GPIO update                                    |  |
|                   |                 | Added example projects                                                         |  |
|                   |                 | Added Appendix B – PSoC 4 Development Boards                                   |  |
|                   |                 | Updated information on GPIO architecture                                       |  |
| *C                | 2016-01-05      | Updated for PSoC 4 L-Series                                                    |  |
|                   |                 | Added Figure 17. PSoC 4200L Analog Routing Diagram                             |  |
|                   |                 | Added section 7.4 to introduce Bidirectional Pin                               |  |
|                   |                 | Added an example project "Project04_BidirectionanlPin"                         |  |
|                   |                 | Updated Table 6                                                                |  |
|                   |                 | Updated the projects to PSoC Creator 3.3                                       |  |
| *D                | 2016-03-22      | Updated for PSoC 4000S, PSoC 4100S and PSoC Analog Coprocessor                 |  |
|                   |                 | Added Figure 12                                                                |  |
|                   |                 | Added Figure 18                                                                |  |
|                   |                 | Updated Table 6                                                                |  |
|                   |                 | Updated Appendix B: PSoC 4 Development Boards                                  |  |
| *E                | 2017-04-19      | Updated logo and copyright                                                     |  |
| *F                | 2017-12-13      | Added support to PSoC 4100S Plus                                               |  |
|                   |                 | Modified Figure 9, Figure 10, and Figure 14.                                   |  |
|                   |                 | Added reference to TRM in section <b>3.4.1</b> , <b>7.8</b> and <b>7.12</b> .  |  |
|                   |                 | Modified Section 4.                                                            |  |
| *G                | 2018-08-27      | Updated for PSoC 4100PS                                                        |  |
| *H                | 2018-09-17      | Updated Section 3.1 with respect to 1.8V CMOS                                  |  |
|                   |                 | Updated note in section 3.3 on reset provision via pin P1[6] in PSoC 4000      |  |
|                   |                 | Updated Table 4 to include information on wake up from low power modes         |  |
|                   |                 | Updated components in the associated projects                                  |  |
| *                 | 2018-11-28      | Corrected section 4 on the higher voltage limit that the OVT pin can withstand |  |
| *J                | 2020-10-16      | Added in support for ModusToolbox and PDL for PSoC 4                           |  |
|                   |                 | Added Chapter 6 GPIO Pins in ModusToolbox                                      |  |
|                   |                 | Added Chapter 8 GPIO Tips and Tricks in ModusToolbox                           |  |
| *K                | 2020-12-17      | Added in references to <b>CE231741</b> in section <b>8.1</b> .                 |  |

### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2020-12-17 Published by Infineon Technologies AG 81726 Munich, Germany

© 2020 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?

Go to www.cypress.com/support

Document reference 001-86439 Rev.\*K

#### IMPORTANT NOTICE

The information contained in this application note is given as a hint for the implementation of the product only and shall in no event be regarded as a description or warranty of a certain functionality, condition or quality of the product. Before implementation of the product, the recipient of this application note must verify any function and other technical information given herein in the real application. Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind (including without limitation warranties of non-infringement of intellectual property rights of any third party) with respect to any and all information given in this application note.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.